Renesas M32R/ECU Series User Manual page 672

Mitsubishi 32-bit risc single-chip microcomputers
Table of Contents

Advertisement

15
(2) When the Bus Mode Control Register = "1"
When the input signal on the HREQ# pin is pulled low and the hold request is accepted, the microcomputer
goes to a hold state and outputs a low from the HACK# pin. During hold state, all bus related pins are placed
in the high-impedance state, allowing data to be transferred on the system bus. To exit the hold state and
return to normal operating state, release the HREQ# signal back high.
Bus Mode Control Register (Note 1)
BUSMOD bit = 1 (byte enable separated)
BCLK
HREQ#
HACK#
A11–A30
CS0#–CS3#
RD#
WR#
BHW#, BLW#
DB0–DB15
WAIT#
Note 1: For details about the Bus Mode Control Register, see Section 15.2.3, "Bus Mode Control Register."
Notes: • Circles in the above diagram denote the sampling timing.
• Hi-Z denotes a high-impedance state.
• Idle cycles are inserted only when a hold state is entered immediately following an external read access.
Figure 15.4.2 Bus Arbitration Timing
Go to
Idle
Bus cycle
hold state
EXTERNAL BUS INTERFACE
Hold state
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
(Don't Care)
15-17
15.4 Bus Arbitration
Next
Return
bus cycle
32180 Group User's Manual (Rev.1.0)

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents