Renesas M32R/ECU Series User Manual page 229

Mitsubishi 32-bit risc single-chip microcomputers
Table of Contents

Advertisement

9
DMA0–4 Interrupt Request Status Register (DM04ITST)
b0
1
2
DMITST4 DMITST3
0
0
0
b
Bit Name
0–2
No function assigned. Fix to "0".
3
DMITST4 (DMA4 interrupt request status bit)
4
DMITST3 (DMA3 interrupt request status bit)
5
DMITST2 (DMA2 interrupt request status bit)
6
DMITST1 (DMA1 interrupt request status bit)
7
DMITST0 (DMA0 interrupt request status bit)
Note 1: Only writing "0" is effective. Writing "1" has no effect; the bit retains the value it had before the write.
DMA5–9 Interrupt Request Status Register (DM59ITST)
b0
1
2
DMITST9 DMITST8
0
0
0
b
Bit Name
0–2
No function assigned. Fix to "0".
3
DMITST9 (DMA9 interrupt request status bit)
4
DMITST8 (DMA8 interrupt request status bit)
5
DMITST7 (DMA7 interrupt request status bit)
6
DMITST6 (DMA6 interrupt request status bit)
7
DMITST5 (DMA5 interrupt request status bit)
Note 1: Only writing "0" is effective. Writing "1" has no effect; the bit retains the value it had before the write.
The Interrupt Request Status Register helps to know the status of interrupt requests on each channel. If the DMAn
interrupt request status bit (n = 0–9) is set to "1", it means that a DMA interrupt request on the corresponding
channel has been generated.
(1) DMITSTn (DMAn Interrupt Request Status) bit (n = 0–9)
[Setting the DMAn interrupt request status bit]
This bit is set in hardware, and cannot be set in software.
[Clearing the DMAn interrupt request status bit]
This bit is cleared by writing "0" in software.
Note: • The DMAn interrupt request status bit cannot be cleared by writing "0" to the DMA Interrupt
Control Register's "interrupt request bit" included in the Interrupt Controller.
When writing to the DMA Interrupt Request Status Register, make sure only the bits to be cleared are set to "0"
and all other bits are set to "1". Those bits that have been set to "1" are unaffected by writing in software and
retain the value they had before the write.
3
4
5
6
DMITST2
DMITST1 DMITST0
0
0
0
0
3
4
5
6
DMITST7
DMITST6 DMITST5
0
0
0
0
b7
0
Function
0: Interrupt not requested
1: Interrupt requested
b7
0
Function
0: Interrupt not requested
1: Interrupt requested
9-24
9.2 DMAC Related Registers
<Address: H'0080 0400>
<After reset: H'00>
<Address: H'0080 0408>
<After reset: H'00>
32180 Group User's Manual (Rev.1.0)
DMAC
R
W
0
0
R(Note 1)
R
W
0
0
R(Note 1)

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents