Memory Interface Control Data Write Enable 1 Register
The
register contains the bitwise write enable for Channel Table RAM (CTR) data bits [63:32].
MLB_MDWE1
When cleared (=0), the bit is disabled. When set (=1), the bit is enabled.
Figure 28-29: MLB_MDWE1 Register Diagram
Table 28-42: MLB_MDWE1 Register Fields
Bit No.
(Access)
31:0
MSK
(R/W)
ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference
15
14
0
0
MSK[15:0] (R/W)
Bitwise write enable for CTR data -
bits[63:32]
31
30
0
0
MSK[31:16] (R/W)
Bitwise write enable for CTR data -
bits[63:32]
Bit Name
Bitwise write enable for CTR data - bits[63:32].
The MLB_MDWE1.MSK bit field contains the bitwise write enable for CTR data.
13
12
11
10
9
8
7
6
0
0
0
0
0
0
0
0
29
28
27
26
25
24
23
22
0
0
0
0
0
0
0
0
Description/Enumeration
ADSP-SC58x MLB Register Descriptions
5
4
3
2
1
0
0
0
0
0
0
0
21
20
19
18
17
16
0
0
0
0
0
0
28–53
Need help?
Do you have a question about the ADSP-SC58 Series and is the answer not in the manual?