Download Print this page

Hitachi H8S/2633 Hardware Manual page 342

Advertisement

9.3.8
Chain Transfer
Setting the CHNE bit to 1 enables a number of data transfers to be performed consectutively in
response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data
transfers, can be set independently.
Figure 9-9 shows the memory map for chain transfer.
DTC vector
Register information
address
In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the
end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt
source flag for the activation source is not affected.
start address
Figure 9-9 Chain Transfer Memory Map
Register information
CHNE = 1
Register information
CHNE = 0
Source
Destination
Source
Destination
317

Advertisement

loading

This manual is also suitable for:

Hd6432633Hd6432631Hd64f2633H8s/2632Hd6432632H8s/2631