Download Print this page

Hitachi H8S/2633 Hardware Manual page 345

Advertisement

Table 9-9
Number of States Required for Each Execution Status
Object to be Accessed
Bus width
Access states
Execution
Vector read
status
Register
information
read/write
Byte data read
Word data read
Byte data write
Word data write
Internal operation S
The number of execution states is calculated from the formula below. Note that Σ means the sum
of all transfers activated by one activation event (the number in which the CHNE bit is set to 1,
plus 1).
Number of execution states = I · S
For example, when the DTC vector address table is located in on-chip ROM, normal mode is set,
and data is transferred from the on-chip ROM to an internal I/O register, the time required for the
DTC operation is 13 states. The time from activation to the end of the data write is 10 states.
320
On-
On-
Chip
Chip
RAM
ROM
32
16
1
1
S
1
I
S
1
J
S
1
1
K
S
1
1
K
S
1
1
L
S
1
1
L
1
M
+ Σ (J · S
+ K · S
I
J
On-Chip I/O
Registers
External Devices
8
16
8
2
2
2
4
2
2
2
4
2
4
2
2
2
4
2
4
+ L · S
) + M · S
K
L
M
16
3
2
3
6+2m 2
3+m
3+m
2
3+m
6+2m 2
3+m
3+m
2
3+m
6+2m 2
3+m

Advertisement

loading

This manual is also suitable for:

Hd6432633Hd6432631Hd64f2633H8s/2632Hd6432632H8s/2631