Download Print this page

Hitachi H8S/2633 Hardware Manual page 255

Advertisement

• Block Transfer Mode
Bit 3
Bit 2
DTF3
DTF2
0
0
1
1
0
1
Note: * Detected as a low level in the first transfer after transfer is enabled.
The same factor can be selected for more than one channel. In this case, activation starts with the
highest-priority channel according to the relative channel priorities. For relative channel priorities,
see section 8.5.13, DMAC Multi-Channel Operation.
230
Bit 1
Bit 0
DTF1
DTF0
0
0
1
1
0
1
0
0
1
1
0
1
0
0
1
1
0
1
0
0
1
1
0
1
Description
Activated by A/D converter conversion end interrupt
Activated by DREQ pin falling edge input*
Activated by DREQ pin low-level input
Activated by SCI channel 0 transmit-data-empty interrupt
Activated by SCI channel 0 reception complete interrupt
Activated by SCI channel 1 transmit-data-empty interrupt
Activated by SCI channel 1 reception complete interrupt
Activated by TPU channel 0 compare match/input capture
A interrupt
Activated by TPU channel 1 compare match/input capture
A interrupt
Activated by TPU channel 2 compare match/input capture
A interrupt
Activated by TPU channel 3 compare match/input capture
A interrupt
Activated by TPU channel 4 compare match/input capture
A interrupt
Activated by TPU channel 5 compare match/input capture
A interrupt
(Initial value)

Advertisement

loading

This manual is also suitable for:

Hd6432633Hd6432631Hd64f2633H8s/2632Hd6432632H8s/2631