Download Print this page

Hitachi H8S/2633 Hardware Manual page 430

Advertisement

11.1.2
Block Diagram
Figure 11-1 shows a block diagram of the TPU.
Input/output pins
Channel 3:
TIOCA3
TIOCB3
TIOCC3
TIOCD3
Channel 4:
TIOCA4
TIOCB4
Channel 5:
TIOCA5
TIOCB5
Clock input
Internal clock:
ø/1
ø/4
ø/16
ø/64
ø/256
ø/1024
ø/4096
External clock:
TCLKA
TCLKB
TCLKC
TCLKD
Input/output pins
Channel 0:
TIOCA0
TIOCB0
TIOCC0
TIOCD0
Channel 1:
TIOCA1
TIOCB1
Channel 2:
TIOCA2
TIOCB2
Legend
TSTR: Timer start register
TSYR: Timer synchro register
TCR:
Timer control register
TMDR: Timer mode register
TIOR (H, L):
Timer I/O control registers (H, L)
TIER:
Timer interrupt enable register
TSR:
Timer status register
TGR (A, B, C, D): Timer general registers (A, B, C, D)
Figure 11-1 Block Diagram of TPU
Interrupt request signals
Channel 3:
TGI3A
TGI3B
TGI3C
TGI3D
TCI3V
Channel 4:
TGI4A
TGI4B
TCI4V
TCI4U
Channel 5:
TGI5A
TGI5B
TCI5V
TCI5U
Internal data bus
A/D converter convertion start signal
PPG output trigger signal
Interrupt request signals
Channel 0:
TGI0A
TGI0B
TGI0C
TGI0D
TCI0V
Channel 1:
TGI1A
TGI1B
TCI1V
TCI1U
Channel 2:
TGI2A
TGI2B
TCI2V
TCI2U
407

Advertisement

loading

This manual is also suitable for:

Hd6432633Hd6432631Hd64f2633H8s/2632Hd6432632H8s/2631