Figure 17.24 New Bit-Rate Selection Sequence - Renesas H8SX/1500 Series Hardware Manual

32-bit cisc microcomputer
Hide thumbs Also See for H8SX/1500 Series:
Table of Contents

Advertisement

Section 17 Flash Memory (0.18-(m F-ZTAT Version)
To facilitate error checking, the value (n) of clock select (CKS) in the serial mode register
(SMR), and the value (N) in the bit rate register (BRR), which are found from the peripheral
operating clock frequency (φ) and bit rate (B), are used to calculate the error rate to ensure that
it is less than 4%. If the error is more than 4%, a bit rate error is generated. The error is
calculated using the following expression:
Error (%) = {[
When the new bit rate is selectable, the rate will be set in the register after sending ACK in
response. The host will send an ACK with the new bit rate for confirmation and the boot program
will response with that rate.
Confirmation
H'06
• Confirmation, H'06, (one byte): Confirmation of a new bit rate
Response
H'06
• Response, H'06, (one byte): Response to confirmation of a new bit rate
The sequence of new bit-rate selection is shown in figure 17.24.
Host
Waiting for one-bit period
at the specified bit rate
Setting a new bit rate
Rev. 3.00 Mar. 14, 2006 Page 644 of 804
REJ09B0104-0300
φ × 10
6
(N + 1) × B × 64 × 2
(2×n − 1)
Setting a new bit rate
H'06 (ACK) with the new bit rate
H'06 (ACK) with the new bit rate

Figure 17.24 New Bit-Rate Selection Sequence

] − 1} × 100
H'06 (ACK)
Boot program
Setting a new bit rate

Advertisement

Table of Contents
loading

Table of Contents