Serial Control Register (Scr) - Hitachi H8/3048 Hardware Manual

Single-chip microcomputer
Table of Contents

Advertisement

14.2.4 Serial Control Register (SCR)

www.DataSheet4U.com
Bits 1 and 0 have different functions in smart card interface mode. However, this function does not
exist in the flash memory version.
Bit
7
TIE
Initial value
0
Read/Write
R/W
Bits 7 to 2—Operate in the same way as for the normal SCI.
For details, see section 13.2.6, Serial Control Register (SCR).
Bits 1 and 0—Clock Enable (CKE1, CKE0): Setting enable or disable for the SCI clock
selection and clock output from the SCK pin. In smart card interface mode, it is possible to switch
between enabling and disabling of the normal clock output, and specify a fixed high level or fixed
low level for the clock output.
SMR
SCR
Bit 7
Bit 1
Bit 0
GM
CKE1
CKE0
0
0
0
0
0
1
1
0
0
1
0
1
1
1
0
1
1
1
6
5
4
RIE
TE
RE
0
0
0
R/W
R/W
R/W
Description
The internal clock/SCK0 pin functions as an I/O port
The internal clock/SCK0 pin functions as the clock output
The internal clock/SCK0 pin is fixed at low-level output
The internal clock/SCK0 pin functions as the clock output
The internal clock/SCK0 pin is fixed at high-level output
The internal clock/SCK0 pin functions as the clock output
504
3
2
1
MPIE
TEIE
CKE1
0
0
0
R/W
R/W
R/W
0
CKE0
0
R/W
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents