Hitachi H8/3048 Hardware Manual page 230

Single-chip microcomputer
Table of Contents

Advertisement

www.DataSheet4U.com
Address T
A
Address B
A
Legend
L
= initial setting of MARA
A
L
= initial setting of MARB
B
N
= initial setting of ETCRA
T
= L
A
A
SAID
B
= L + SAIDE • (–1)
A
A
T
= L
B
B
DAID
B
= L + DAIDE • (–1)
B
B
Transfers can be requested (activated) by an external request or auto-request. An auto-requested
transfer is activated by the register settings alone. The designated number of transfers are executed
automatically. Either cycle-steal or burst mode can be selected. In cycle-steal mode the DMAC
releases the bus temporarily after each transfer. In burst mode the DMAC keeps the bus until the
transfers are completed, unless there is a bus request from a higher-priority bus master.
For the detailed settings see section 8.3.4, Data Transfer Control Registers (DTCR).
Transfer
DTSZ
• (2
• N – 1)
DTSZ
• (2
• N – 1)
Figure 8-8 Operation in Normal Mode
216
Address T
B
Address B
B

Advertisement

Table of Contents
loading

Table of Contents