Register Descriptions (Full Address Mode); Memory Address Registers (Mar); I/O Address Registers (Ioar) - Hitachi H8/3048 Hardware Manual

Single-chip microcomputer
Table of Contents

Advertisement

8.3 Register Descriptions (Full Address Mode)

www.DataSheet4U.com
In full address mode the A and B channels operate together. Full address mode is selected as
indicated in table 8-4.

8.3.1 Memory Address Registers (MAR)

A memory address register (MAR) is a 32-bit readable/writable register. MARA functions as the
source address register of the transfer, and MARB as the destination address register.
An MAR consists of four 8-bit registers designated MARR, MARE, MARH, and MARL. All bits
of MARR are reserved: they cannot be modified and are always read as 1.
Bit
31
30
29
28
27
26
Initial value
1
1
1
1
1
1
Read/Write
MARR
The MAR value is incremented or decremented each time one byte or word is transferred,
automatically updating the source or destination memory address. For details, see section 8.3.4,
Data Transfer Control Registers (DTCR).
The MARs are not initialized by a reset or in standby mode.

8.3.2 I/O Address Registers (IOAR)

The I/O address registers (IOARs) are not used in full address mode.
25
24
23
22
21
20
19
18
17
Undetermined
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
MARE
Source or destination address
196
16
15
14
13
12
11
10
9
8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
MARH
7
6
5
4
3
2
1
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
MARL

Advertisement

Table of Contents
loading

Table of Contents