Serial Control Register (Scr) - Hitachi H8/3062 Hardware Manual

Single-chip microcomputer
Hide thumbs Also See for H8/3062:
Table of Contents

Advertisement

For the relationship between the clock source, bit rate register setting, and baud rate, see section
12.2.8, Bit Rate Register (BRR).
Bit 1
Bit 0
CKS1
CKS0
0
0
0
1
1
0
1
1
12.2.6

Serial Control Register (SCR)

SCR register enables or disables the SCI transmitter and receiver, enables or disables serial clock
output in asynchronous mode, enables or disables interrupts, and selects the transmit/receive clock
source.
Bit
TIE
Initial value
Read/Write
R/W
Description
φ
φ/4
φ/16
φ/64
7
6
5
RIE
TE
0
0
0
R/W
R/W
Receive interrupt enable
Enables or disables receive-data-full interrupts (RxI) and
receive-error interrupts (ERI)
Transmit interrupt enable
Enables or disables transmit-data-empty interrupts (TxI)
4
3
RE
MPIE
0
0
R/W
R/W
Multiprocessor interrupt enable
Enables or disables multiprocessor
interrupts
Receive enable
Enables or disables the receiver
Transmit enable
Enables or disables the transmitter
2
1
0
CKE0
TEIE
CKE1
0
0
0
R/W
R/W
R/W
Clock enable 1/0
These bits select the
SCI clock source
Transmit-end interrupt enable
Enables or disables transmit-end
interrupts (TEI)
(Initial value)
367

Advertisement

Table of Contents
loading

Table of Contents