Fujitsu MB90480 Series Hardware Manual page 131

F2mc-16lx 16-bit microcontroller
Table of Contents

Advertisement

Clock supply map
Machine clocks generated by the clock generator are supplied as operation clocks of the CPU
and peripheral functions. Therefore, operations of the CPU and peripheral functions are affected
by changes between the main clock and PLL clock (clock mode) and by changes in the PLL
clock multiplication rate. The clock-divided outputs of the timebase timer are supplied to some
peripheral functions, and the peripheral functions can select their own operation clocks. Figure
5.1-1 shows a clock supply map.
Clock generator
X0A
Pin
Sub-clock
X1A
generator
Pin
circuit
X0
System
Pin
clock
X1
generator
Pin
circuit
HCLK
HCLK : Oscillation clock
MCLK : Main clock
SCLK : Sub clock
PCLK : PLL clock
φ
: Machine clock
Figure 5.1-1 Clock supply map
Watch timer
Timebase timer
1 2 3
PLL multiplier circuit
Clock divided
by four
SCLK
Clock divided
Clock selector
by two
MCLK
CPU,
Peripheral functions
4
Watchdog timer
4
8/16-bit PPG
8/16-bit PPG
8/16-bit PPG
4
16-bit reload
PCLK
φ
I/O extensive
serial interface
2 channels
DMAC
U/D counter
Chip selection
16-bit output
16-bit free-
running timer
16-bit input
10-bit A/D
converter
External interrupt
Control of
3
oscillation
stabilization wait
CHAPTER 5 CLOCKS
PPG0, 1
Pin
timer 0
Pin
timer 1
Pin
timer 2
Pin
timer
Pin
Pin
UART0
Pin
Pin
Pin
8/16-bit
Pin
Pin
Pin
compare
Pin
Pin
capture
Pin
Pin
109

Advertisement

Table of Contents
loading

Table of Contents