Watch Mode - Fujitsu MB90480 Series Hardware Manual

F2mc-16lx 16-bit microcontroller
Table of Contents

Advertisement

6.5.3

Watch Mode

The watch mode stops operations other than those of the sub-clock and watch timer.
Almost all functions on the chip are stopped.
Change to watch mode
To change the mode to the watch mode, write "0" in watch/timebase timer mode bit (TMD) of
the low-power consumption mode control register (LPMCR) in the sub-clock mode (sub-clock
display bit (SCS) = 0 of the clock selection register (CKSCR)).
❍ Data hold function
This function in the watch mode holds data of the internal RAM and dedicated registers such as
an accumulator.
❍ Hold function
In the watch mode, the external bus hold function is stopped and hold requests cannot be
accepted even if they are input.
Note:
If a hold request is input during a change to the watch mode, the level of the HAK signal may not
change to "L" while the bus is set to the high-impedance state.
❍ Operation during interrupt request
The watch mode is not set if an interrupt request is issued while "0" is set in the TMD bit of the
LPMCR register.
❍ Pin state setting
Pin state specification bit (SPL) of the LPMCR register can control whether to maintain the state
of an external pin in the watch mode in the previous state or in the high-impedance state.
Canceling the watch mode
The low-power consumption control circuit cancels the watch mode by input of a reset or by an
interrupt.
❍ Return by a reset
When the watch mode is canceled by a reset factor, the watch mode is canceled first, and a
reset state for standing by for stable oscillation is set. The sequence for resetting is executed
after the end of the oscillation stabilization wait time.
CHAPTER 6 LOW-POWER CONSUMPTION MODE
137

Advertisement

Table of Contents
loading

Table of Contents