Embedded Flash Memory Interface; Introduction; Main Features; Figure 3. Flash Memory Interface Connection Inside System Architecture (Stm32F405Xx/07Xx And Stm32F415Xx/17Xx) - STMicroelectronics STM32F405 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0090
3

Embedded Flash memory interface

3.1

Introduction

The Flash memory interface manages CPU AHB I-Code and D-Code accesses to the Flash
memory. It implements the erase and program Flash memory operations and the read and
write protection mechanisms.
The Flash memory interface accelerates code execution with a system of instruction
prefetch and cache lines.
3.2

Main features

Flash memory read operations
Flash memory program/erase operations
Read / write protections
Prefetch on I-Code
64 cache lines of 128 bits on I-Code
8 cache lines of 128 bits on D-Code
Figure 3
Figure 3. Flash memory interface connection inside system architecture
shows the Flash memory interface connection inside the system architecture.
(STM32F405xx/07xx and STM32F415xx/17xx)
DocID018909 Rev 11
Embedded Flash memory interface
73/1731
112

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F405 and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents

Save PDF