Figure 240. I2C Block Diagram For Stm32F42X/43X - STMicroelectronics STM32F405 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0090
1. SMBA is an optional signal in SMBus mode. This signal is not applicable if SMBus is disabled.
2
27.3.2
I
C slave mode
By default the I
Master mode a Start condition generation is needed.
The peripheral input clock must be programmed in the I2C_CR2 register in order to
generate correct timings. The peripheral input clock frequency must be at least:
2 MHz in Sm mode
4 MHz in Fm mode
As soon as a start condition is detected, the address is received from the SDA line and sent
to the shift register. Then it is compared with the address of the interface (OAR1) and with
OAR2 (if ENDUAL=1) or the General Call address (if ENGC = 1).
Note:
In 10-bit addressing mode, the comparison includes the header sequence (11110xx0),
where xx denotes the two most significant bits of the address.
2
Figure 240. I
C block diagram for STM32F42x/43x
2
C interface operates in Slave mode. To switch from default Slave mode to
DocID018909 Rev 11
Inter-integrated circuit (I
2
C) interface
833/1731
864

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F405 and is the answer not in the manual?

Table of Contents

Save PDF