Table 124. I2C Register Map And Reset Values - STMicroelectronics STM32F405 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

Inter-integrated circuit (I
2
27.6.11
I
C register map
The table below provides the I
Offset
Register
I2C_CR1
0x00
Reset value
I2C_CR2
0x04
Reset value
I2C_OAR1
0x08
Reset value
I2C_OAR2
0x0C
Reset value
I2C_DR
0x10
Reset value
I2C_SR1
0x14
Reset value
I2C_SR2
0x18
Reset value
I2C_CCR
0x1C
Reset value
I2C_TRISE
0x20
Reset value
I2C_FLTR
0x24
Reset value
Refer toSection: Memory mapor the register boundary addresses table.
864/1731
2
C) interface
2
C register map and reset values.
2
Table 124. I
C register map and reset values
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
DocID018909 Rev 11
0
0
0
0
Reserved
0
Reserved
Reserved
0
0
0
PEC[7:0]
0
0
0
0
0
0
Reserved
Reserved
0
0
0
0
0
0
0
0
FREQ[5:0]
0
0
0
0
0
0
ADD[9:8]
ADD[7:1]
0
0
0
0
0
0
ADD2[7:1]
0
0
0
0
DR[7:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
CCR[11:0]
0
0
0
0
0
0
0
0
TRISE[5:0]
0
0
0
RM0090
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
DNF[3:0]
0
0
0
0

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F405 and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents

Save PDF