STMicroelectronics STM32F405 Reference Manual page 72

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

Memory and bus architecture
Addresses
0x0400 0000 - 0x07FF FFFF
0x0000 0000 -
(1)(2)
0x001F FFFF
1. When the FMC is remapped at address 0x0000 0000, only the first two regions of bank 1 memory controller (bank 1
NOR/PSRAM 1 and NOR/PSRAM 2) or SDRAM bank 1 can be remapped. In remap mode, the CPU can access the
external memory via ICode bus instead of System bus which boosts up the performance.
2. Even when aliased in the boot memory space, the related memory is still accessible at its original memory space.
72/1731
Table 4. Memory mapping vs. Boot mode/physical remap
in STM32F42xxx and STM32F43xxx (continued)
Boot/Remap in
main Flash memory
Reserved
Flash (2 MB) Aliased
DocID018909 Rev 11
Boot/Remap in
Boot/Remap in
embedded SRAM
System memory
Reserved
SRAM1 (112 KB)
System memory
Aliased
(30 KB) Aliased
Remap in FMC
FMC bank 1
Reserved
NOR/PSRAM 2
(128 MB Aliased)
FMC bank 1
NOR/PSRAM 1
(128 MB Aliased)
or FMC SDRAM
bank 1 (128 MB
Aliased)
RM0090

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F405 and is the answer not in the manual?

Table of Contents

Save PDF