Examples Of Possible Cases - Samsung S3C2416 User Manual

16/32-bit risc
Table of Contents

Advertisement

S3C2416X RISC MICROPROCESSOR

3.2 EXAMPLES OF POSSIBLE CASES

3.2.1 Single service, Demand Mode, Single Transfer Size
The assertion of XnXDREQ is need for every unit transfer (Single service mode), the operation continues while
the XnXDREQ is asserted(Demand mode), and one pair of Read and Write(Single transfer size) is performed.
XSCLK
XnXDREQ
XnXDREQ
XnXDACK
XnXDACK
Double
synch
Single service/Handshake Mode, Single Transfer Size
XSCLK
XnXDREQ
XnXDACK
Double
synch
Figure 8-5. Single service, Handshake Mode, Single Transfer Size
Whole service/Handshake Mode, Single Transfer Size
XSCLK
XnXDREQ
XnXDACK
Double
synch
Figure 8-6. Whole service, Handshake Mode, Single Transfer Size
Read Write
Figure 8-4. Single service, Demand Mode, Single Transfer Size
3 cycles
2cycles
Read
Write
2cycles
Read
Write
DMA CONTROLLER
Read Write
2cycles
Read
Write
Read
Read
Write
Write
8-7

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents