Stop Mode - Fujitsu F2MCTM-16LX Hardware Manual

16-bit microcontroller
Table of Contents

Advertisement

CHAPTER 8 LOW-POWER CONSUMPTION MODE
8.5.4

Stop Mode

Because this mode causes oscillation clock (HCLK) and subclock (SCLK) to stop during
operation in each clock mode, data can be retained by the lowest power consumption.
Stop Mode
When 1 is written to the STP bit of the low-power consumption mode control register (LPMCR) during
operation in the PLL clock mode (CKSCR: MCS=1, SCS=0), the mode transits to the stop mode according
to the settings of the MCS bit and SCS bit in the clock selection register (CKSCR).
Table 8.5-3 shows the settings of the MCS and SCS bits in the clock selection register (CKSCR) and the
stop modes.
Table 8.5-3 Clock Selection Register (CKSCR) Settings and Stop Modes
Clock selection register (CKSCR)
MCS
Note:
If both the STP and SLP bits in the low-power consumption mode control register (LPMCR) are set to
"1" simultaneously, the STP bit is preferred and the mode transits to the stop mode.
Data retention function
In the stop mode, the contents of the dedicated registers, such as accumulators, and the internal RAM are
retained.
Operation during an interrupt request
Writing 1 in the STP bit of the low-power consumption mode control register (LPMCR) during an interrupt
request does not trigger a switch to the stop mode.
If the CPU is not ready to accept any interrupt request, the instruction next to currently executing
instruction is executed. If the CPU is ready to accept any interrupt request, an interrupt operation
immediately branches to the interrupt processing routine.
152
SCS
1
1
0
1
1
0
0
0
Stop Mode to be Transited
Main stop mode
PLL stop mode
Sub-stop mode

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb90360 series

Table of Contents