Figure 658. Independent Watchdog Block Diagram - ST STM32G4 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

Independent watchdog (IWDG)
41
Independent watchdog (IWDG)
41.1
Introduction
The devices feature an embedded watchdog peripheral that offers a combination of high
safety level, timing accuracy and flexibility of use. The Independent watchdog peripheral
detects and solves malfunctions due to software failure, and triggers system reset when the
counter reaches a given timeout value.
The independent watchdog (IWDG) is clocked by its own dedicated low-speed clock (LSI)
and thus stays active even if the main clock fails.
The IWDG is best suited for applications that require the watchdog to run as a totally
independent process outside the main application, but have lower timing accuracy
constraints. For further information on the window watchdog, refer to
1895.
41.2
IWDG main features
Free-running downcounter
Clocked from an independent RC oscillator (can operate in Standby and Stop modes)
Conditional Reset
41.3
IWDG functional description
41.3.1
IWDG block diagram
Figure 658
V
CORE
Prescaler register
LSI
(32 kHz)
V
voltage domain
DD
1. The register interface is located in the voltage domain. The watchdog function is located in the V
domain, still functional in Standby mode.
1886/2083
Reset (if watchdog activated) when the downcounter value becomes lower than
0x000
Reset (if watchdog activated) if the downcounter is reloaded outside the window
shows the functional blocks of the independent watchdog module.

Figure 658. Independent watchdog block diagram

Status register
IWDG_PR
IWDG_SR
8-bit
prescaler
Reload register
IWDG_RLR
12-bit reload value
12-bit downcounter
RM0440 Rev 1
RM0440
Section 42 on page
Key register
IWDG_KR
IWDG reset
MS34442V1
voltage
DD

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Table of Contents

Save PDF