Table 426. Jtag Debug Port Data Registers - ST STM32G4 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

RM0440
46.6.4
Cortex
The Arm
ROM table mapped on the internal PPB bus at address 0xE00FF000_0xE00FFFFF.
This code is accessible by the JTAG Debug Port (4 to 5 pins) or by the SW Debug Port (two
pins) or by the user software.
46.7
JTAG debug port
A standard JTAG state machine is implemented with a 4-bit instruction register (IR) and five
data registers (for full details, refer to the Cortex
Reference Manual (TRM), for references, please see
documentation).
IR(3:0)
1111
1110
1010
®
-M4 with FPU JEDEC-106 ID code
®
®
Cortex
-M4 with FPU integrates a JEDEC-106 ID code. It is located in the 4KB

Table 426. JTAG debug port data registers

Data register
BYPASS
[1 bit]
IDCODE
ID CODE
[32 bits]
0x3BA00477 (Arm
Debug port access register
This initiates a debug port and allows access to a debug port register.
– When transferring data IN:
Bits 34:3= DATA[31:0] = 32-bit data to transfer for a write request
Bits 2:1 = A[3:2] = 2-bit address of a debug port register.
Bit 0 = RnW = Read request (1) or write request (0).
DPACC
– When transferring data OUT:
[35 bits]
Bits 34:3 = DATA[31:0] = 32-bit data which is read following a read
request
Bits 2:0 = ACK[2:0] = 3-bit Acknowledge:
010 = OK/FAULT
001 = WAIT
OTHER = reserved
Refer to
®
-M4 with FPU with FPU r0p1 Technical
Section 46.2: Reference Arm®
®
®
Cortex
-M4 with FPU r0p1-01rel0 ID Code)
Table 427
for a description of the A(3:2) bits
RM0440 Rev 1
Debug support (DBG)
Details
-
2049/2083
2073

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Table of Contents

Save PDF