Intel 8XC196NT User Manual page 483

Table of Contents

Advertisement

8XC196NT USER'S MANUAL
Name
Type
BREQ#
O
BUSWIDTH
I
CLKOUT
O
COMP1:0
O
CPVER
O
EA#
I
B-6
Table B-4. Signal Descriptions (Continued)
Bus Request
This active-low output signal is asserted during a hold cycle when the bus
controller has a pending external memory cycle.
The device can assert BREQ# at the same time as or after it asserts HLDA#.
Once it is asserted, BREQ# remains asserted until HOLD# is removed.
You must enable the bus-hold protocol before using this signal (see "Enabling
the Bus-hold Protocol" on page 14-21).
BREQ# is multiplexed with P2.3.
Bus Width
The chip configuration register bits, CCR0.1 and CCR1.2, along with the
BUSWIDTH pin, control the data bus width. When both CCR bits are set, the
BUSWIDTH signal selects the external data bus width. When only one CCR bit
is set, the bus width is fixed at either 16 or 8 bits, and the BUSWIDTH signal
has no effect.
CCR0.1 CCR1.2 BUSWIDTH
0
1
N/A
1
0
N/A
1
1
high
1
1
low
BUSWIDTH is multiplexed with P5.7.
Clock Output
Output of the internal clock generator. The CLKOUT frequency is ½ the
oscillator input frequency (XTAL1). CLKOUT has a 50% duty cycle.
CLKOUT is multiplexed with P2.7 and PACT#.
Event Processor Array (EPA) Compare Pins
These signals are the output of the EPA compare-only channels. These pins
are multiplexed with other signals and may be configured as standard I/O.
COMP1:0 are multiplexed as follows: COMP0/P6.0/EPA8 and
COMP1/P6.1/EPA9.
Cumulative Program Verification
During slave programming, a high signal indicates that all locations
programmed correctly, while a low signal indicates that an error occurred during
one of the programming operations.
CPVER is multiplexed with P2.6 and HLDA#.
External Access
EA# is sampled and latched only on the rising edge of RESET#. Changing the
level of EA# after reset has no effect. Accesses to special-purpose and program
memory partitions (FF2000H–FF9FFFH) are directed to internal memory if EA#
is held high and to external memory if EA# is held low.
EA# also controls program mode entry. If EA# is at V
+12.5 V) on the rising edge of RESET#, the device enters programming mode.
NOTE: Systems with EA# tied inactive have idle time between external bus
cycles. When the address/data bus is idle, you can use ports 3 and 4
for I/O. Systems with EA# tied active cannot use ports 3 and 4 as
standard I/O; when EA# is active, these ports will function only as the
address/data bus.
On devices with no internal nonvolatile memory, always connect EA# to V
Description
fixed 8-bit data bus
fixed 16-bit data bus
16-bit data bus
8-bit data bus
voltage (typically
PP
.
SS

Advertisement

Table of Contents
loading

Table of Contents