Digital-to-analog converter (DAC)
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:12 Reserved, must be kept at reset value.
Bits 11:0 DACC1DHR[11:0]: DAC channel1 12-bit right-aligned data
19.7.7
Dual DAC 12-bit left aligned data holding register
(DAC_DHR12LD)
Address offset: 0x24
Reset value: 0x0000 0000
31
30
29
Res.
Res.
Res.
Res.
15
14
13
rw
rw
rw
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:4 DACC1DHR[11:0]: DAC channel1 12-bit left-aligned data
Bits 3:0 Reserved, must be kept at reset value.
19.7.8
Dual DAC 8-bit right aligned data holding register
(DAC_DHR8RD)
Address offset: 0x28
Reset value: 0x0000 0000
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0 DACC1DHR[7:0]: DAC channel1 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel1.
612/1461
11
10
9
rw
rw
rw
These bits are written by software which specifies 12-bit data for DAC channel1.
28
27
26
25
Res.
Res.
Res.
12
11
10
9
DACC1DHR[11:0]
rw
rw
rw
rw
These bits are written by software which specifies 12-bit data for DAC channel1.
27
26
25
Res.
Res.
Res.
11
10
9
Res.
Res.
Res.
8
7
6
DACC1DHR[11:0]
rw
rw
rw
24
23
22
Res.
Res.
Res.
Res.
8
7
6
rw
rw
rw
24
23
22
Res.
Res.
Res.
Res.
8
7
6
Res.
rw
rw
RM0453 Rev 1
5
4
3
2
rw
rw
rw
rw
21
20
19
18
Res.
Res.
Res.
5
4
3
2
Res.
Res.
rw
rw
21
20
19
18
Res.
Res.
Res.
5
4
3
2
DACC1DHR[7:0]
rw
rw
rw
rw
RM0453
1
0
rw
rw
17
16
Res.
Res.
1
0
Res.
Res.
17
16
Res.
Res.
1
0
rw
rw
Need help?
Do you have a question about the STM32WL5 Series and is the answer not in the manual?
Questions and answers