Renesas M16C/29 Series Hardware Manual page 61

16-bit single-chip microcomputer
Hide thumbs Also See for M16C/29 Series:
Table of Contents

Advertisement

M16C/29 Group
System clock control register 1 (Note 1)
b7
b6
b5
b4
b3
b2
0 0
0
Note 1: Write to this register after setting the PRC0 bit of PRCR register to "1" (write enable).
Note 2: When entering stop mode from high or middle speed mode, or when the CM05 bit is set to "1" (main clock turned off) in low
speed mode, the CM15 bit is set to "1" (drive capability high).
Note 3: Effective when the CM06 bit is "0" (CM16 and CM17 bits enable).
Note 4: If the CM10 bit is "1" (stop mode), X
pins are placed in the high-impedance state. When the CM11 bit is set to "1" (PLL clock), or the CM20 bit of CM2 register is
set to "1" (oscillation stop, re-oscillation detection function enabled), do not set the CM10 bit to "1".
Note 5: After setting the PLC07 bit in PLC0 register to "1" (PLL operation), wait until Tsu (PLL) elapses before setting the CM11 bit to
"1" (PLL clock).
Note 6: When the PM21 bit of PM2 register is set to "1" (clock modification disable), writing to the CM10, CM11 bits has no effect.
When the PM22 bit of PM2 register is set to "1" (watchdog timer count source is on-chip oscillator clock), writing to the CM10
bit has no effect.
Note 7: Effective when CM07 bit is "0" and CM21 bit is "0" .
Figure 7.3. CM1 Register
On-chip Oscillator Control register (Note 1)
b7
b6
b5
b4
b3
b2
0 0
0 0
Note 1 : Write to this register after setting the PRC0 bit of PRCR register to "1" (write enable).
Figure 7.4. ROCR Register
Rev.1.00 Nov 01,2004
REJ09B0101-0100Z
b1
b0
Symbol
CM1
Bit symbol
All clock stop control bit
CM10
(Notes 4, 6)
System clock select bit 1
CM11
(Notes 6, 7)
Reserved bit
(b4-b2)
X
-X
IN
OUT
CM15
select bit (Note 2)
Main clock division
CM16
select bits
CM17
goes "H" and the internal feedback resistor is disconnected. The X
OUT
b1
b0
Symbol
ROCR
Bit symbol
Frequency select bits
ROCR0
ROCR1
Divider select bits
ROCR2
ROCR3
(b5-b4)
Reserved bit
Reserved bit
(b6)
(b7)
Reserved bit
page 41 of 402
Address
After reset
0007
00100000
16
2
Bit
name
0 : Clock on
1 : All clocks off (stop mode)
0 : Main clock
1 : PLL clock (Note 5)
"0"
Must set to
drive capacity
0 : LOW
1 : HIGH
b7 b6
0 0 : No division mode
(Note 3)
0 1 : Division by 2 mode
1 0 : Division by 4 mode
1 1 : Division by 16 mode
Address
After reset
025C
00000101
16
Bit name
b1 b0
0 0 : f
1
0 1 : f
2
1 0 : not supported
1 1 : f
3
b3 b2
0 0 : not supported
0 1 : divide by 2
1 0 : divide by 4
1 1 : divide by 8
When write, set to "0".
When read, its content is "0".
Set to "0".
When write, set to "0". When read,
its content is indeteminate.
7. Clock Generation Circuit
Function
CIN
2
Function
(ROC)
(ROC)
(ROC)
RW
RW
RW
RW
RW
RW
RW
and X
COUT
RW
RW
RW
RW
RW
RO
RW
RO

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c seriesM16c/tiny series

Table of Contents