Renesas M16C/60 Series Hardware Manual page 102

Hide thumbs Also See for M16C/60 Series:
Table of Contents

Advertisement

Under development
This document is under development and its contents are subject to change.
M16C/6N5 Group
Table 1.12.1 DMAC Specifications
Item
No. of channels
Transfer memory space
Maximum No. of bytes transferred
DMA request factors
(Notes 1, 2)
Channel priority
Transfer unit
Transfer address direction
Transfer mode Single transfer
Repeat transfer When the DMAi transfer counter underflows, it is reloaded with the value
DMA interrupt request generation timing When the DMAi transfer counter underflowed
DMA start-up
DMA shutdown Single transfer
Repeat transfer When the DMAE bit is set to "0" (disabled)
Reload timing for forward
address pointer and transfer
counter
i = 0, 1
Note 1: DMA transfer is not effective to any interrupt. DMA transfer is affected neither by the I flag nor by the
interrupt control register.
Note 2: The selectable causes of DMA requests differ with each channel.
Note 3: Make sure that no DMAC-related registers (addresses 0020
Rev.1.00
2003.05.30
page 88
2 (cycle steal method)
• From any address in the 1 Mbyte space to a fixed address
• From a fixed address to any address in the 1 Mbyte space
• From a fixed address to a fixed address
128 Kbytes (with 16-bit transfer) or 64 Kbytes (with 8-bit transfer)
________
________
Falling edge of INT0 or INT1
________
________
Both edge of INT0 or INT1
Timer A0 to timer A4 interrupt requests
Timer B0 to timer B5 interrupt requests
UART0 transfer, UART0 reception interrupt requests
UART1 transfer, UART1 reception interrupt requests
UART2 transfer, UART2 reception interrupt requests
SI/O3 interrupt request
A-D conversion interrupt requests
Software triggers
DMA0 > DMA1 (DMA0 takes precedence)
8 bits or 16 bits
forward or fixed (The source and destination addresses cannot both be
in the forward direction.)
Transfer is completed when the DMAi transfer counter underflows
after reaching the terminal count.
of the DMAi transfer counter reload register and a DMA transfer is
continued with it.
Data transfer is initiated each time a DMA request is generated when the
DMAiCON register's DMAE bit = 1 (enabled).
• When the DMAE bit is set to "0" (disabled)
• After the DMAi transfer counter underflows
When a data transfer is started after setting the DMAE bit to "1" (enabled),
the forward address pointer is reloaded with the value of the SARi or the
DARi pointer whichever is specified to be in the forward direction and the
DMAi transfer counter is reloaded with the value of the DMAi transfer
counter reload register.
Specification
to 003F
) are accessed by the DMAC.
16
16
DMAC

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c/6n5

Table of Contents