B2.96
TTBR0_EL1, Translation Table Base Register 0, EL1
The TTBR0_EL1 holds the base address of translation table 0, and information about the memory it
occupies. This is one of the translation tables for the stage 1 translation of memory accesses from modes
other than Hyp mode.
Bit field descriptions
TTBR0_EL1 is 64-bit register.
63
ASID
ASID, [63:48]
BADDR[47:x], [47:1]
CnP, [0]
Configurations
100798_0300_00_en
48
47
An ASID for the translation table base address. The TCR_EL1.A1 field selects either
TTBR0_EL1.ASID or TTBR1_EL1.ASID.
Translation table base address, bits[47:x]. Bits [x-1:1] are
x is based on the value of TCR_EL1.T0SZ, the stage of translation, and the memory translation
granule size.
For instructions on how to calculate it, see the Arm
Armv8-A architecture profile.
The value of x determines the required alignment of the translation table, that must be aligned to
x
2
bytes.
If bits [x-1:1] are not all zero, this is a misaligned translation table base address. Its effects are
CONSTRAINED UNPREDICTABLE
read back from those bits is the value written.
Common not Private. The possible values are:
CnP is not supported.
0
CnP is supported.
1
There are no configuration notes.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
Architecture Reference Manual Armv8, for Armv8-A architecture profile.
®
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
B2.96 TTBR0_EL1, Translation Table Base Register 0, EL1
BADDR[47:x]
Figure B2-80 TTBR0_EL1 bit assignments
Architecture Reference Manual Armv8, for
®
, where bits [x-1:1] are treated as if all the bits are zero. The value
reserved.
Non-Confidential
B2 AArch64 system registers
.
RES0
1
0
CnP
B2-281
Need help?
Do you have a question about the Cortex-A76 Core and is the answer not in the manual?