B2.9 Afsr0_El2, Auxiliary Fault Status Register 0, El2 - ARM Cortex-A76 Core Technical Reference Manual

Table of Contents

Advertisement

B2.9
AFSR0_EL2, Auxiliary Fault Status Register 0, EL2
AFSR0_EL2 provides additional
taken to EL2.
Bit field descriptions
AFSR0_EL2 is a 32-bit register, and is part of:
The Virtualization registers functional group.
The Exception and fault handling registers functional group.
The
IMPLEMENTATION DEFINED
RES0, [31:0]
Configurations
100798_0300_00_en
IMPLEMENTATION DEFINED
functional group.
31
0
RES
Reserved,
.
RES0
There are no configuration notes.
Bit fields and details that are not provided in this description are architecturally defined. See the
Arm
Architecture Reference Manual Armv8, for Armv8-A architecture profile.
®
Copyright © 2016–2018 Arm Limited or its affiliates. All rights

B2.9 AFSR0_EL2, Auxiliary Fault Status Register 0, EL2

fault status information for exceptions that are
Figure B2-5 AFSR0_EL2 bit assignments
reserved.
Non-Confidential
B2 AArch64 system registers
0
B2-150

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Cortex-A76 Core and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Table of Contents

Save PDF