Line Control Register (Lcr); Acr Bit Definitions; Lcr Bit Definitions - Intel PXA255 Developer's Manual

Intel computer hardware user manual
Hide thumbs Also See for PXA255:
Table of Contents

Advertisement

Hardware UART
This is a read-only register. Ignore reads from reserved bits.
Table 17-13. ACR Bit Definitions
Physical Address
0x4160_002C
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Reset ?
?
?
?
?
?
Bits
Name
31:16
15:0
17.5.10

Line Control Register (LCR)

The LCR., shown in
exchange. The serial data format consists of a start bit, five to eight data bits, an optional parity bit,
and one, one and a half, or two stop bits. The LCR has bits that allow access to the divisor latch and
bits that can cause a break condition.
This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.
Table 17-14. LCR Bit Definitions (Sheet 1 of 2)
Physical Address
0x4160_000C
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Reset ?
?
?
?
?
?
Bits
Name
31:8
7
DLAB
6
5
STKYP
17-18
Autobaud Count Register (ACR)
reserved
?
?
?
?
?
?
?
reserved
ACR
Number of 14.7456 MHz clock cycles within a start bit pulse.
Table 17-14
specifies the format for the asynchronous data communications
Line Control Register (LCR)
reserved
?
?
?
?
?
?
?
reserved
DIVISOR LATCH ACCESS BIT
Must be set to access the divisor latches of the baud rate generator during a READ or
WRITE operation. Must be cleared to access the receiver buffer, the Transmit Holding
register, or the IER.
0 = Access Transmit Holding register (THR), Receive Buffer register (RBR) and IER.
1 = Access Divisor Latch registers (DLL and DLH)
SET BREAK
Causes a break condition to be transmitted to the receiving UART. Acts only on the TXD pin
and has no effect on the transmitter logic. In FIFO mode, wait until the transmitter is idle,
SB
LSR[TEMT]=1, to set and clear SB.
0 = No effect on TXD output
1 = Forces TXD output to 0 (space)
STICKY PARITY
Forces the bit value at the parity bit location to be the opposite of the EPS bit, rather than
the parity value. This stops parity generation. If PEN = 0, STKYP is ignored.
0 = No effect on parity bit
1 = Forces parity bit to be opposite of EPS bit value
?
?
?
0
0
0
0
0
Description
?
?
?
?
?
?
?
?
Description
Intel® PXA255 Processor Developer's Manual
PXA255 Processor Hardware UART
8
7
6
5
4
3
Count Value
0
0
0
0
0
0
0
0
PXA255 Processor Hardware UART
8
7
6
5
4
3
?
?
?
0
0
0
0
0
2
1
0
0
0
0
2
1
0
0
0
0

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents