Dma Request To Channel Map Registers (Drcmrx); Dma Descriptor Address Registers (Ddadrx); Drcmrx Bit Definitions - Intel PXA255 Developer's Manual

Intel computer hardware user manual
Hide thumbs Also See for PXA255:
Table of Contents

Advertisement

DMA Controller
5.3.3

DMA Request to Channel Map Registers (DRCMRx)

DRCMRx, shown in
details.
This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.
Table 5-8. DRCMRx Bit Definitions
Physical Address
0x4000_0100 - 0x4000_019C
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Reset 0
0
0
0
0
0
Bits
Name
31:8
7
MAPVLD
6:4
3:0
CHLNUM
5.3.4

DMA Descriptor Address Registers (DDADRx)

The DDADRx) (see
channel. On power up, the bits in this register are undefined. The address must be aligned to a 16-
byte boundary. This means that bits [3:1] of the address are reserved and must be read and written
as zeroes. DDADR must not contain the address of any other internal peripheral register or DMA
register.
DDADR is reserved if the channel is No-Descriptor Fetch Mode.
5-20
Table
5-8, map each DMA request to a channel. Refer to
DMA Request to Channel Map
Register (DRCMRx)
reserved
0
0
0
0
0
0
0
reserved
Map Valid (read / write).
0 – Request is unmapped
1 – Request is mapped to a channel indicated by DRCMRx[3:0]
Determines whether the request is mapped to a channel or not. If the bit is set to a 1, the
request is mapped to a channel indicated in DRCMRx[3:0]. If the bit is 0, the request is
unmapped. This bit can also be used to mask the request.
reserved
Channel Number (read / write).
Indicates the channel number if DRCMR[MAPVLD] is set to a 1.
Do not map two active requests to the same channel. It produces unpredictable results.
Refer to
Section 5.1.3
Table
5-9) contain the memory address of the next descriptor for a specific
0
0
0
0
0
0
0
0
Description
to review the channel priority scheme.
Intel® PXA255 Processor Developer's Manual
Table 5-13
DMA Controller
8
7
6
5
4
3
CHLNUM
0
0
0
0
0
0
0
0
for
2
1
0
0
0
0

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents