Misr Bit Definitions; Modr Bit Definitions - Intel PXA255 Developer's Manual

Intel computer hardware user manual
Hide thumbs Also See for PXA255:
Table of Contents

Advertisement

Table 13-21. MISR Bit Definitions
Physical Address
4050_0118
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Reset
0
0
0
0
0
0
Bits
Name
31:5
4
FIFOE
3:0
13.8.3.16
Modem Data Register (MODR)
This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.
Table 13-22. MODR Bit Definitions
Physical Address
4050_0140
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
Reset
0
0
0
0
0
0
Bits
Name
31:16
15:0
MODEM_DAT Modem data
A 32-bit sample write to this register updates the data into the Modem Transmit FIFO. A read to
this register gets a 32-bit sample from the Modem Receive FIFO.
Intel® PXA255 Processor Developer's Manual
MISR Register
reserved
0
0
0
0
0
0
0
reserved
FIFO error (FIFOE)
0 = No Receive FIFO error has occurred.
1 = A receive FIFO error occurred. This bit is set if a receive FIFO overrun occurs. In this
case, the FIFO pointers don't increment, the incoming data from the AC-link is not
written into the FIFO and will be lost. This could happen due to DMA controller having
excessive bandwidth requirements and hence not being able to flush out the Receive
FIFO in time.
Bit is cleared by writing a 1 to this bit position.
reserved
MODR Register
reserved
0
0
0
0
0
0
0
reserved
0
0
0
0
0
0
0
0
Description
0
0
0
0
0
0
0
0
Description
AC'97 Controller Unit
AC'97 Controller Unit
8
7
6
5
4
3
0
0
0
0
0
0
0
0
AC'97 Controller Unit
8
7
6
5
4
3
MODEM_DAT
0
0
0
0
0
0
0
0
2
1
0
0
0
0
2
1
0
0
0
0
13-31

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents