Cl6 - Cache Line Size; Hdr6 - Header Type; Cl6 - Cache Line Size Register; Hdr6 - Header Type Register - Intel CELERON PROCESSOR P4505 - DATASHEET ADDENDUM Datasheet

Hide thumbs Also See for CELERON PROCESSOR P4505 - DATASHEET ADDENDUM:
Table of Contents

Advertisement

Processor Configuration Registers
6.2.7

CL6 - Cache Line Size

B/D/F/Type:
Address Offset:
Default Value:
Access:
Size:
Table 30.

CL6 - Cache Line Size Register

Default
Bit
Access
Value
7:0
RW
6.2.8

HDR6 - Header Type

B/D/F/Type:
Address Offset:
Default Value:
Access:
Size:
This register identifies the header layout of the configuration space. No physical
register exists at this location.
Regost
Table 31.

HDR6 - Header Type Register

Bit
Access
Default
Value
7:0
RO
®
TM
Intel
Core
i7-660UE, i7-620LE/UE, i7-610E, i5-520E, i3-330E and Intel
August 2010
Document Number: 323178-003
RST/
PWR
00h
Core
Cache Line Size (Scratch pad)
Implemented by PCI Express devices as a read-write field for
legacy compatibility purposes but has no impact on any PCI
Express device functionality.
RST/
PWR
01h
Core
Header Type Register (HDR)
Returns 01 to indicate that this is a single function device with
bridge header layout.
0/6/0/PCI
Ch
00h
RW
8 bits
Description
0/6/0/PCI
Eh
01h
RO
8 bits
Description
®
®
Celeron
Processor P4505, U3405 Series
Datasheet Addendum
91

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CELERON PROCESSOR P4505 - DATASHEET ADDENDUM and is the answer not in the manual?

Questions and answers

Table of Contents