Lccr3 Bit Definitions - Intel PXA255 Developer's Manual

Intel computer hardware user manual
Hide thumbs Also See for PXA255:
Table of Contents

Advertisement

PixelClock
PCD
where
LCLK = LCD/Memory Clock
PCD = LCCR3[7:0]
This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.
Table 7-6. LCCR3 Bit Definitions (Sheet 1 of 2)
Physical Address
0x4400_000C
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
reserved
Reset X X
X X
0
0
Bits
Name
31:28
27
DPC
26:24
23
OEP
22
PCP
21
HSP
20
Intel® PXA255 Processor Developer's Manual
LCLK
=
----------------------------- -
(
)
2 PCD
+
1
LCLK
=
------------------------------------- 1
(
)
2 PixelClock
LCD Controller Control Register 3
BPP
0
0
0
0
0
0
0
-
reserved
Double Pixel Clock mode:
0 = The L_PCLK pin is driven at the frequency specified by PCD.
1 = The L_PCLK pin is driven at double the frequency specified by PCD.
Bits Per Pixel:
000 – 1-bits/pixel [4 entry, 8 byte palette buffer (only first 2 entries are used)]
001 – 2-bits/pixel [4 entry, 8 byte palette buffer]
BPP
010 – 4-bits/pixel [16 entry, 32 byte palette buffer]
011 – 8-bits/pixel [256 entry, 512 byte palette buffer]
100 – 16-bits/pixel [no palette buffer]
101, 110, 111 – reserved
Output Enable Polarity:
0 = L_BIAS pin is active high and inactive low in active display mode.
1 = L_BIAS pin is active low and inactive high in active display mode.
In active display mode, data is driven out to the LCD's data pins on the programmed pixel
clock edge when the L_BIAS pin is active. OEP is ignored in passive display mode.
Pixel Clock Polarity:
0 = Data is sampled on the LCD data pins on the rising edge of L_PCLK.
1 = Data is sampled on the LCD data pins on the falling edge of L_PCLK.
Horizontal Sync Polarity:
0 = L_LCLK pin is active high and inactive low.
1 = L_LCLK pin is active low and inactive high.
Vertical Sync Polarity:
VSP
0 = L_FCLK pin is active high and inactive low.
1 = L_FCLK pin is active low and inactive high.
API
ACB
0
0
0
0
0
0
0
0
Description
LCD Controller
LCD Controller
8
7
6
5
4
3
PCD
0
0
0
0
0
0
0
0
2
1
0
0
0
0
7-31

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents