Figure 311. Data Sampling When Oversampling By 16 - ST STM32WL5 Series Reference Manual

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Hide thumbs Also See for STM32WL5 Series:
Table of Contents

Advertisement

RM0453
usart_ker_ck_pres/16 (where usart_ker_ck_pres is the USART input clock divided by a
prescaler).
Programming the ONEBIT bit in the USART_CR3 register selects the method used to
evaluate the logic level. Two options are available:
The majority vote of the three samples in the center of the received bit. In this case,
when the 3 samples used for the majority vote are not equal, the NE bit is set.
A single sample in the center of the received bit
Depending on your application:
When noise is detected in a frame:
The NE bit is set at the rising edge of the RXNE bit (RXFNE in case of FIFO mode
enabled).
The invalid data is transferred from the Shift register to the USART_RDR register.
No interrupt is generated in case of single byte communication. However this bit rises
at the same time as the RXNE bit (RXFNE in case of FIFO mode enabled) which itself
generates an interrupt. In case of multibuffer communication an interrupt is issued if the
EIE bit is set in the USART_CR3 register.
The NE bit is reset by setting NECF bit in USART_ICR register.
Note:
Noise error is not supported in SPI mode.
Oversampling by 8 is not available in the Smartcard, IrDA and LIN modes. In those modes,
the OVER8 bit is forced to '0 ' by hardware.
RX line
Sample clock
Universal synchronous/asynchronous receiver transmitter (USART/UART)
select the three sample majority vote method (ONEBIT = 0) when operating in a
noisy environment and reject the data when a noise is detected (refer to
Figure
240) because this indicates that a glitch occurred during the sampling.
select the single sample method (ONEBIT = 1) when the line is noise-free to
increase the receiver tolerance to clock deviations (see
of the USART receiver to clock deviation on page
never set.

Figure 311. Data sampling when oversampling by 16

1
2
3
sampled values
4
5
6
7
8
9
7/16
One bit time
RM0453 Rev 1
Section 35.5.8: Tolerance
1146). In this case the NE bit is
10
11
12
13
14
15
6/16
7/16
16
MSv31152V1
1143/1461
1266

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL5 Series and is the answer not in the manual?

Questions and answers

Table of Contents

Save PDF