Serial Peripheral Interface / Integrated Interchip Sound (Spi/I2S); Introduction; Spi Main Features - ST STM32WL5 Series Reference Manual

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Hide thumbs Also See for STM32WL5 Series:
Table of Contents

Advertisement

RM0453
37
Serial peripheral interface / integrated interchip
sound (SPI/I2S)
37.1

Introduction

The SPI/I²S interface can be used to communicate with external devices using the SPI
protocol or the I
mode is selected by default after a device reset.
The serial peripheral interface (SPI) protocol supports half-duplex, full-duplex and simplex
synchronous, serial communication with external devices. The interface can be configured
as master and in this case it provides the communication clock (SCK) to the external slave
device. The interface is also capable of operating in multimaster configuration.
The integrated interchip sound (I
interface.It can operate in slave or master mode with half-duplex communication. It can
address four different audio standards including the Philips I
LSB-justified standards and the PCM standard.
37.2

SPI main features

Master or slave operation
Full-duplex synchronous transfers on three lines
Half-duplex synchronous transfer on two lines (with bidirectional data line)
Simplex synchronous transfers on two lines (with unidirectional data line)
4 to 16-bit data size selection
Multimaster mode capability
8 master mode baud rate prescalers up to f
Slave mode frequency up to f
NSS management by hardware or software for both master and slave: dynamic change
of master/slave operations
Programmable clock polarity and phase
Programmable data order with MSB-first or LSB-first shifting
Dedicated transmission and reception flags with interrupt capability
SPI bus busy status flag
SPI Motorola support
Hardware CRC feature for reliable communication:
Master mode fault, overrun flags with interrupt capability
CRC Error flag
Two 32-bit embedded Rx and Tx FIFOs with DMA capability
Enhanced TI and NSS pulse modes support

Serial peripheral interface / integrated interchip sound (SPI/I2S)

2
S audio protocol. SPI or I
CRC value can be transmitted as last byte in Tx mode
Automatic CRC error checking for last received byte
2
S mode is selectable by software. SPI Motorola
2
S) protocol is also a synchronous serial communication
/2
PCLK
/2.
PCLK
RM0453 Rev 1
2
S standard, the MSB- and
1267/1461
1323

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL5 Series and is the answer not in the manual?

Questions and answers

Table of Contents

Save PDF