Figure 10-7. I 2 S Slave Mode Transmission Block Diagram - Sharp LH79524 User Manual

Table of Contents

Advertisement

2
I
S Converter
10.1.3.2 Slave Mode Transmission
During Slave Mode transmission, the I
and frame input (PB2/SSPFRM/I2SWS) from the external CODEC. In response to the exter-
nal CODEC signals, the I
UARTIRTX0 pin.
The slave mode clock received by the SSP is the I
PB3/SSPCLK/I2SCLK, inverted as indicated by the CTRL:CLKINV bit.
The frame input received by the I
on SSPFSSIN. This conversion is accomplished by generating a pulse to the SSP for
every edge detected on PB2/SSPFRM/I2SWS. If WSDEL is set to 0, then the pulse is
delayed by 1 clock. In this case, the data cannot be received from the SSP and transmitted
to the external CODEC in time, as depicted by Figure 10-7. For this reason, the data
received from the SSP in slave mode is delayed by the I
transmitted on the PB5/SSPTX/I2STXD/UARTTX0/UARTIRTX0 pin. This results in a
one-frame lag in the transmission of data in slave mode, regardless of the value of
CTRL:WSDEL. Until the delay pipe is filled, the External Codec will receive a 0 on the
PB5/SSPTX/I2STXD/UARTTX0/UARTIRTX0 pin.
10-6
2
S transmits data on the PB5/SSPTX/I2STXD/UARTTX0/
SSP
(SLAVE)
SSPCLKIN
SSPFSSIN
SSPTXD
2
Figure 10-7. I
S Slave Mode Transmission Block Diagram
Version 1.0
2
S converter receives its clock (PB3/SSPCLK/I2SCLK)
2
S slave mode clock input,
2
S converter is converted to a pulse and sent to the SSP
2
I
S CONVERTER
(SLAVE)
I2SCLKIN
I2SFSSIN
I2STXD
LH79524/LH79525 User's Guide
2
S converter before being
EXTERNAL CODEC
(MASTER)
SCK
WS
SD
LH79525-97

Advertisement

Table of Contents
loading

This manual is also suitable for:

Lh79525

Table of Contents