Extended Data Float Timing; Summary Of The Extended Data Float Timing Changes; Table 12. Uconfig1 Bit Definitions For The 8Xc251Tx - Intel 8XC251SA Hardware Description

Addendum to the 8xc251sa, 8xc251sb, 8xc251sp, 8xc251sq, user’s manual
Hide thumbs Also See for 8XC251SA:
Table of Contents

Advertisement

8xC251Tx Hardware Description

4.0 EXTENDED DATA FLOAT TIMING

The Extended Data Float Timing feature seeks to provide a solution to users that may be using slower
memory devices. Essentially, this feature extends the TRHDZ1 AC timing specification to accommodate
slower memory devices which require a longer period of dead time between a data and address bus cycles.
This feature is controlled by a bit in the Configuration byte (UCONFIG1). Bit 3 of UCONFIG1 in the 8xC251Tx
is defined as EDF#. In the 8xC251Sx, Bit 3 is defined as WSB. The implications of this change are discussed
below. Refer to Chapter 4 of the 8xC251SA, 8xC251SB, 8xC251SP, 8xC251SQ Embedded Microcontroller
User's Manual (272795) for details of the device configuration for the 8xC251Sx. The information in that
chapter is valid for the 8xC251Tx with the exception of the change noted in this section.
4.1

Summary of the Extended Data Float Timing Changes

EDF# is used to determine whether the Extended Data Float Timing is enabled.
of UCONFIG1 for the 8xC251Tx. Only bit 3 has been redefined.
Bit
Bit Number
Mnemonic
7:5
-
4
INTR
3
EDF#
2:1
WSB1:0#
0
EMAP
Refer to the 8xC251SA, 8xC251SB, 8xC251SP, 8xC251SQ Embedded Microcontroller User's Manual
(272795) for the AC timings specifications.

Table 12. UCONFIG1 bit definitions for the 8xC251Tx

Reserved for Internal or Future Use.
Set these bits when programming UCONFIG1
Interrupt Mode:
If this bit is set, interrupts push 4 bytes onto the stack (the 3 bytes of the PC
and PSW1). If this bit is clear, interrupts push the 2 lower bytes of the PC
onto the stack.
Extended Data Float Timings:
When cleared, the extended data float timings are enabled. When set,
8xC251Sx compatible AC timings are enabled
External Wait State B (Region 01:):
WSB1#
WSB2#
0
0
0
1
1
0
1
1
EPROM Map:
For devices with 16 Kbytes of on-chip code memory, clear this bit to map the
upper half of the on-chip code memory to region 00: (data memory). Maps
FF:2000H-FF:3FFFH to 00:E000H-00:FFFFH. If this bit is set, mapping does
not occur and the addresses in the range 00:E000H-00:FFFFH access
external RAM.
Function
Inserts 3 wait states for region 01:
Inserts 2 wait states for region 01:
Inserts 1 wait state for region 01:
Zero wait states for region 01:
12
Table 12
shows the definition

Advertisement

Table of Contents
loading

This manual is also suitable for:

8xc251sb8xc251sp8xc251sq8xc251tb8xc251tq

Table of Contents