Figure 180. Counter Timing Diagram, Internal Clock Divided By N; Figure 181. Counter Timing Diagram, Update Event When Arpe=0 (Timx_Arr Not Preloaded) - STMicroelectronics STM32WLEx Reference Manual

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

RM0461
General-purpose timer (TIM2)

Figure 180. Counter timing diagram, internal clock divided by N

CK_PSC
Timerclock = CK_CNT
1F
Counter register
00
20
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
MS31081V2
Figure 181. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not
preloaded)
CK_PSC
CEN
Timerclock = CK_CNT
31
32
33
34
35
36
00
01
02
03
04
05 06 07
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
Auto-reload preload
FF
36
register
Write a new value in TIMx_ARR
MS31082V2
RM0461 Rev 5
725/1306
789

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WLEx and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents