Debug support (DBG)
Offset Register name
DP_SELECTR
0x08
Reset value
DP_BUFFR
0x0C
Reset value
DP_TARGETSELR
0x0C
Reset value
1. DP_SELECTR.DPBANKSEL = 0.
2. DP_SELECTR.DPBANKSEL = 1.
3. DP_SELECTR.DPBANKSEL = 2.
4. DP_SELECTR.DPBANKSEL = 3.
36.5
Access port
As shown in
•
AP0, CPU (Cortex-M4) access port (AHB-AP): enables access to the debug and trace
features integrated in the core via its internal AHB bus.
The access port is of MEM-AP type, that is to say the debug and trace component registers
are mapped in the address space of the associated debug bus.
AP is seen by the debugger as a set of 32-bit registers organized in banks of four registers
each. Some of these registers are used to configure or monitor the AP itself, while others
are used to perform a transfer on the bus.
The AP registers are listed in
JTAG/SWD
1230/1306
Table 255. DP register map and reset values (continued)
APSEL[3:0]
x
x
x
x
0
0
0
0
0
0
0
0
0
x
x
x
x
x
x
x
x
x
Figure
372, there is one access port (AP) attached to the DP:
Table 257: AP register map and reset
Figure 372. Debug and access port connections
SWJ-DP
RDBUFF[31:0]
0
0
0
0
0
0
0
0
0
TPARTNO[15:0]
x
x
x
x
x
x
x
x
x
DAPBUS
AP0
(AHB-AP)
RM0461 Rev 5
x
x
x
0
0
0
0
0
0
0
0
0
TDESIGNER[10:0]
x
x
x
x
x
x
x
x
x
values.
CPU Cortex-M4
RM0461
x
x
x
x
x
0
0
0
0 0
x
x
x
x
MSv60368V1
Need help?
Do you have a question about the STM32WLEx and is the answer not in the manual?
Questions and answers