Xilinx MicroBlaze Reference Manual page 125

32-bit soft processor
Hide thumbs Also See for MicroBlaze:
Table of Contents

Advertisement

Table 3-1: Summary of MicroBlaze Core I/O (Cont'd)
Signal
M_AXI_IP_ARCACHE
M_AXI_IP_ARPROT
M_AXI_IP_ARQOS
M_AXI_IP_ARVALID
M_AXI_IP_ARREADY
M_AXI_IP_RID
M_AXI_IP_RDATA
M_AXI_IP_RRESP
M_AXI_IP_RLAST
M_AXI_IP_RVALID
M_AXI_IP_RREADY
M_AXI_DC_AWADDR
M_AXI_DC_AWLEN
M_AXI_DC_AWSIZE
M_AXI_DC_AWBURST
M_AXI_DC_AWLOCK
M_AXI_DC_AWCACHE
M_AXI_DC_AWPROT
M_AXI_DC_AWQOS
M_AXI_DC_AWVALID
M_AXI_DC_AWREADY
M_AXI_DC_AWUSER
M_AXI_DC_AWDOMAIN
M_AXI_DC_AWSNOOP
M_AXI_DC_AWBAR
M_AXI_DC_WDATA
M_AXI_DC_WSTRB
M_AXI_DC_WLAST
M_AXI_DC_WVALID
M_AXI_DC_WREADY
M_AXI_DC_WUSER
M_AXI_DC_BRESP
MicroBlaze Processor Reference Guide
UG984 (v2016.2) June 8, 2016
UG984 (v2016.1) April 6, 2016
Chapter 3: MicroBlaze Signal Interface Description
Interface
I/O
Master Cache type
M_AXI_IP
O
Master Protection type
M_AXI_IP
O
Master Quality of Service
M_AXI_IP
O
Master Read address valid
M_AXI_IP
O
Slave Read address ready
M_AXI_IP
I
Slave Read ID tag
M_AXI_IP
I
Slave Read data
M_AXI_IP
I
Slave Read response
M_AXI_IP
I
Slave Read last
M_AXI_IP
I
Slave Read valid
M_AXI_IP
I
Master Read ready
M_AXI_IP
O
Master Write address
M_AXI_DC
O
Master Burst length
M_AXI_DC
O
Master Burst size
M_AXI_DC
O
Master Burst type
M_AXI_DC
O
Master Lock type
M_AXI_DC
O
Master Cache type
M_AXI_DC
O
Master Protection type
M_AXI_DC
O
Master Quality of Service
M_AXI_DC
O
Master Write address valid
M_AXI_DC
O
Slave Write address ready
M_AXI_DC
I
Master Write address user signals
M_AXI_DC
O
Master Write address domain
M_ACE_DC
O
Master Write address snoop
M_ACE_DC
O
Master Write address barrier
M_ACE_DC
O
Master Write data
M_AXI_DC
O
Master Write strobes
M_AXI_DC
O
Master Write last
M_AXI_DC
O
Master Write valid
M_AXI_DC
O
Slave Write ready
M_AXI_DC
I
Master Write user signals
M_AXI_DC
O
Slave Write response
M_AXI_DC
I
www.xilinx.com
Description
Send Feedback
125

Advertisement

Table of Contents
loading

Table of Contents