Clock Asynchronous Serial I/O (Uart) Mode - Renesas M16C/62P Hardware Manual

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for M16C/62P:
Table of Contents

Advertisement

M16C/62P Group (M16C/62P, M16C/62PT)

17.1.2 Clock Asynchronous Serial I/O (UART) Mode

The UART mode allows transmitting and receiving data after setting the desired transfer rate and transfer
data format. Tables 17.5 lists the specifications of the UART mode.
Table 17.5 UART Mode Specifications
Item
Transfer Data Format
Transfer Clock
Transmission, Reception Control
Transmission Start Condition
Reception Start Condition
Interrupt Request
Generation Timing
Error Detection
Select Function
NOTES:
1. If an overrun error occurs, the value of UiRB register will be indeterminate. The IR bit in the SiRIC register does
not change.
2. The U0IRS and U1IRS bits are bits 0 and 1 in the UCON register. The U2IRS bit is bit 4 in the U2C1 register.
3. The timing at which the framing error flag and the parity error flag are set is detected when data is transferred
from the UARTi receive register to the UiRB register.
R
e
. v
2
3 .
0
S
e
p
0
, 1
2
0
0
4
R
E
J
0
9
B
0
1
8
5
0 -
2
3
0
Z
• Character bit (transfer data): Selectable from 7, 8 or 9 bits
• Start bit: 1 bit
• Parity bit: Selectable from odd, even, or none
• Stop bit: Selectable from 1 or 2 bits
• CKDIR bit in the UiMR(i=0 to 2) register = 0 (internal clock) : fj/ 16(n+1)
fj = f1SIO, f2SIO, f8SIO, f32SIO. n: Setting value of UiBRG register
• CKDIR bit = 1 (external clock) : fEXT/16(n+1)
fEXT: Input from CLKi pin.
Selectable from CTS function, RTS function or CTS/RTS function disable
Before transmission can start, the following requirements must be met
• The TE bit in the UiC1 register= 1 (transmission enabled)
• The TI bit in the UiC1 register = 0 (data present in UiTB register)
_______
• If CTS function is selected, input on the CTSi pin = L
Before reception can start, the following requirements must be met
• The RE bit in the UiC1 register = 1 (reception enabled)
• Start bit detection
For transmission, one of the following conditions can be selected
• The UiIRS bit
UiTB register to the UARTi transmit register (at start of transmission)
• The UiIRS bit =1 (transfer completed): when the serial I/O finished sending data
from the UARTi transmit register
For reception
• When transferring data from the UARTi receive register to the UiRB register (at
completion of reception)
(1)
Overrun error
• This error occurs if the serial I/O started receiving the next data before reading the
UiRB register and received the bit one before the last stop bit of the next data
(3)
Framing error
• This error occurs when the number of stop bits set is not detected
(3)
Parity error
• This error occurs when if parity is enabled, the number of "1" in parity and
character bits does not match the number of "1" set
Error sum flag
• This flag is set to "1" when any of the overrun, framing or parity errors occur
• LSB first, MSB first selection
Whether to start sending/receiving data beginning with bit 0 or beginning with bit 7
can be selected
• Serial data logic switch
This function reverses the logic of the transmit/receive data. The start and stop bits
are not reversed.
• TXD, RXD I/O polarity switch
This function reverses the polarities of the TXD pin output and RXD pin input. The
logic levels of all I/O data is reversed.
_______ _______
• Separate CTS/RTS pins (UART0)
_________
_________
CTS0 and RTS0 are input/output from separate pins
page 172
f o
3
6
4
Specification
n :Setting value of UiBRG register
_______
_______
(2)
= 0 (transmit buffer empty): when transferring data from the
_______ _______
_______
17. Serial I/O
00h to FFh
00h to FFh

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c/62pt

Table of Contents