Renesas M16C/62P Hardware Manual page 130

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for M16C/62P:
Table of Contents

Advertisement

M16C/62P Group (M16C/62P, M16C/62PT)
(1) When the transfer unit is 8 or 16 bits and the source of transfer is an even address
BCLK
Address
CPU use
bus
RD signal
WR signal
Data
CPU use
bus
(2) When the transfer unit is 16 bits and the source address of transfer is an odd address, or when the
transfer unit is 16 bits and an 8-bit bus is used
BCLK
Address
CPU use
bus
RD signal
WR signal
Data
bus
(3) When the source read cycle under condition (1) has one wait state inserted
BCLK
Address
CPU use
bus
RD signal
WR signal
Data
bus
(4) When the source read cycle under condition (2) has one wait state inserted
BCLK
Address
CPU use
bus
RD signal
WR signal
Data
bus
NOTES :
1. The same timing changes occur with the respective conditions at the destination as at the source.
Figure 14.5 Transfer Cycles for Source Read
R
e
. v
2
3 .
0
S
e
p
0
, 1
2
0
0
4
R
E
J
0
9
B
0
1
8
5
0 -
2
3
0
Z
Source
Destination
Source
Source
Source + 1
CPU use
Source
Source
CPU use
Source
Source
CPU use
Source
page 116
f o
3
6
4
Dummy
cycle
Dummy
Destination
cycle
Dummy
Destination
cycle
Source + 1
Destination
Dummy
Destination
cycle
Destination
Source + 1
Source + 1
CPU use
CPU use
CPU use
Dummy
CPU use
cycle
CPU use
Dummy
CPU use
cycle
Dummy
Destination
CPU use
cycle
Dummy
Destination
cycle
14. DMAC
CPU use

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c/62pt

Table of Contents