Renesas M16C/62P Hardware Manual page 376

Renesas 16-bit single-chip microcomputer
Hide thumbs Also See for M16C/62P:
Table of Contents

Advertisement

M16C/62P Group (M16C/62P, M16C/62PT)
Appendix Table 2.2 Differences in Mask ROM Version and Flash Memory Version (2)
Item
Timers A, B count
source
Timer A two-phase
pulse signal
processing
Timer functions for
three-phase motor
control
Serial I/O
(UART0 to UART2)
UART0 to UART2,
SI/O3, SI/O4 count
source
Serial I/O RTS timing
UART0 to UART2
Overrun Error
Generation Timing
CTS/RTS separate
function
UART2 data transmit
timing
Serial I/O sleep
function
2
Serial I/O I
C mode
2
Serial I/O I
C mode
SDA delay
SI/O3, SI/O4 clock
polarity
A/D converter
A/D converter
operation clock
A/D converter
input pin
NOTES :
1. About the details and the electric characteristics, refer to hardware manual.
R
e
. v
2
3 .
0
S
e
p
0
, 1
2
0
0
4
R
E
J
0
9
B
0
1
8
5
0 -
2
3
0
Z
Appendix 2. Differences Between M16C/62P and M16C/62A
M16C/62P
Selectable: f1, f2, f8, f32, fC32
Function Z-phase (counter reset) input
Function protect by protect register
Count source is selected:
f1, f2, f8, f32, fC32
Dead time timer count source is selected:
f1, f1 divided by 2, f2, f2 divided by 2
Three-phase output forcible shutoff function
based on NMI input is available, output
polarity change, carrier wave phase
detection.
(UART, clock synchronous, I
x 3
Select from f1SIO, f2SIO, f8SIO, f32SIO
Assert low when receive buffer is read
This error occurs if the serial I/O started
receiving the next data before reading the
UiRB register (i=0 to 2) and received the 7
th bit of the next data (clock synchronous)
This error occurs if the serial I/O started
receiving the next data before reading the
UiRB register and received the bit one
before the last stop bit of the next data
(UART)
Have
After data was written, transfer starts at the
2nd BRG overflow timing
(same as UART0 and UART1)
None
Start condition, stop condition:
Auto-generationable
Only digital delay is selected as SDA delay
SDA digital delay count source: BRG
Selectable
10 bits X 8 channels
Expandable up to 26 channels
Selectable: fAD, fAD divided by 2, 3, 4,
6, 12
Select from ports P0, P2, P10
page 362
f o
3
6
4
Selectable: f1, f8, f32, fC32
No function Z-phase (counter reset) input
Function protect by protect register
Count source is selected:
Dead time timer count source is fixed at f1
divided by 2
2
(UART, clock synchronous) x 2
C bus, IEBus)
(UART, clock synchronous, I
x 1
Select from f1, f8, f32
Assert low when reception is completed
This error occurs when the next data is
ready before contents of UARTi receive
buffer register are read out
None
After data was written, transfer starts at the
1st BRG overflow timing
(Output starts one cycle of BRG overflow
earlier than UART0 and UART1)
Have
Start condition, stop condition:
Not auto-generationable
Analog or digital delay is selected as SDA
delay
SDA digital delay count source: 1/ f(XIN)
Fixed
10 bits X 8 channels
Expandable up to 10 channels
Selectable: fAD, fAD/2, fAD/4
Fixed at port P10
(1)
M16C/62A
f1, f8, f32, fC32
2
C bus, IEBus)

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c/62pt

Table of Contents