Renesas H8/38024 Hardware Manual page 549

8-bit single-chip microcomputer h8 family/h8/300l super low power series
Hide thumbs Also See for H8/38024:
Table of Contents

Advertisement

Mnemonic
ROTL.B Rd
ROTR.B Rd
BSET #xx:3, Rd
BSET #xx:3, @Rd
BSET #xx:3, @aa:8
BSET Rn, Rd
BSET Rn, @Rd
BSET Rn, @aa:8
BCLR #xx:3, Rd
BCLR #xx:3, @Rd
BCLR #xx:3, @aa:8
BCLR Rn, Rd
BCLR Rn, @Rd
BCLR Rn, @aa:8
BNOT #xx:3, Rd
BNOT #xx:3, @Rd
BNOT #xx:3, @aa:8
BNOT Rn, Rd
BNOT Rn, @Rd
BNOT Rn, @aa:8
Operation
B
C
b
b
7
0
B
b
b
7
0
B (#xx:3 of Rd8) ← 1
B (#xx:3 of @Rd16) ← 1
B (#xx:3 of @aa:8) ← 1
B (Rn8 of Rd8) ← 1
B (Rn8 of @Rd16) ← 1
B (Rn8 of @aa:8) ← 1
B (#xx:3 of Rd8) ← 0
B (#xx:3 of @Rd16) ← 0
B (#xx:3 of @aa:8) ← 0
B (Rn8 of Rd8) ← 0
B (Rn8 of @Rd16) ← 0
B (Rn8 of @aa:8) ← 0
B (#xx:3 of Rd8) ←
(#xx:3 of Rd8)
B (#xx:3 of @Rd16) ←
(#xx:3 of @Rd16)
B (#xx:3 of @aa:8) ←
(#xx:3 of @aa:8)
B (Rn8 of Rd8) ←
(Rn8 of Rd8)
B (Rn8 of @Rd16) ←
(Rn8 of @Rd16)
B (Rn8 of @aa:8) ←
(Rn8 of @aa:8)
Addressing Mode/
Instruction Length (bytes)
2
2
C
2
4
4
2
4
4
2
4
4
2
4
4
2
4
4
2
4
4
Rev. 6.00, 08/04, page 519 of 628
Condition Code
I H N Z V C
 
0
2
 
0
2
      2
      8
      8
      2
      8
      8
      2
      8
      8
      2
      8
      8
      2
      8
      8
      2
      8
      8

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/38024f-ztatH8/38124H8/38024s

Table of Contents