Renesas H8/38024 Hardware Manual page 122

8-bit single-chip microcomputer h8 family/h8/300l super low power series
Hide thumbs Also See for H8/38024:
Table of Contents

Advertisement

SP − 4
SP − 3
SP − 2
SP − 1
SP (R7)
Stack area
Prior to start of interrupt
exception handling
[Legend]
PC
:
Upper 8 bits of program counter (PC)
H
PC
:
Lower 8 bits of program counter (PC)
L
CCR:
Condition code register
SP:
Stack pointer
1.
PC shows the address of the first instruction to be executed upon
Notes:
return from the interrupt handling routine.
2.
Register contents must always be saved and restored by word access,
starting from an even-numbered address.
Ignored on return.
*
Figure 3.4 Stack State after Completion of Interrupt Exception Handling
Figure 3.5 shows a typical interrupt sequence.
Rev. 6.00, 08/04, page 92 of 628
SP (R7)
SP + 1
SP + 2
SP + 3
SP + 4
After completion of interrupt
PC and CCR
saved to stack
CCR
*
CCR
PC
H
PC
L
exception handling
Even address

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/38024f-ztatH8/38124H8/38024s

Table of Contents