Renesas H8/38024 Hardware Manual page 32

8-bit single-chip microcomputer h8 family/h8/300l super low power series
Hide thumbs Also See for H8/38024:
Table of Contents

Advertisement

Table 1.1
Features
Item
Specification
CPU
High-speed H8/300L CPU
Interrupts
22 interrupt sources
Rev. 6.00, 08/04, page 2 of 628
General-register architecture
General registers: Sixteen 8-bit registers (can be used as eight 16-bit
registers)
Operating speed
 Max. operating speed: 8 MHz (5 MHz for HD64F38024 and H8/38024S
Group)
 Add/subtract: 0.25 µs (operating at 8 MHz), 0.4 µs (operating at φ =
5 MHz)
 Multiply/divide: 1.75 µs (operating at 8 MHz), 2.8 µs (operating at φ =
5 MHz)
 Can run on 32.768 kHz or 38.4 kHz subclock (32.768 kHz only for
H8/38124 Group)
Instruction set compatible with H8/300 CPU
 Instruction length of 2 bytes or 4 bytes
 Basic arithmetic operations between registers
 MOV instruction for data transfer between memory and registers
Typical instructions
 Multiply (8 bits × 8 bits)
 Divide (16 bits ÷ 8 bits)
 Bit accumulator
 Register-indirect designation of bit position
13 external interrupt sources (IRQ
IRQAEC)
9 internal interrupt sources
, IRQ
, IRQ
, IRQ
, WKP
4
3
1
0
to WKP
,
7
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/38024f-ztatH8/38124H8/38024s

Table of Contents