Renesas H8/38024 Hardware Manual page 153

8-bit single-chip microcomputer h8 family/h8/300l super low power series
Hide thumbs Also See for H8/38024:
Table of Contents

Advertisement

Bit 4—Noise Elimination Sampling Frequency Select (NESEL)
This bit selects the frequency at which the watch clock signal (φ
pulse generator is sampled, in relation to the oscillator clock (φ
pulse generator. When φ
Bit 4
NESEL
Description
Sampling rate is φ
0
Sampling rate is φ
1
Bit 3—Direct Transfer on Flag (DTON)
This bit designates whether or not to make direct transitions among active (high-speed), active
(medium-speed) and subactive mode when a SLEEP instruction is executed. The mode to which
the transition is made after the SLEEP instruction is executed depends on a combination of other
control bits.
Bit 3
DTON
Description
0
When a SLEEP instruction is executed in active mode,
a transition is made to standby mode, watch mode, or sleep mode
When a SLEEP instruction is executed in subactive mode, a transition is made to
watch mode or subsleep mode
1
When a SLEEP instruction is executed in active (high-speed) mode, a direct
transition is made to active (medium-speed) mode if SSBY = 0, MSON = 1, and
LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1
When a SLEEP instruction is executed in active (medium-speed) mode, a direct
transition is made to active (high-speed) mode if SSBY = 0, MSON = 0, and
LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1
When a SLEEP instruction is executed in subactive mode, a direct transition is
made to active (high-speed) mode if SSBY = 1, TMA3 = 1, LSON = 0, and MSON
= 0, or to active (medium-speed) mode if SSBY = 1, TMA3 = 1, LSON = 0, and
MSON = 1
= 2 to 16 MHz, clear NESEL to 0.
OSC
/16
OSC
/4
OSC
) generated by the subclock
W
) generated by the system clock
OSC
Rev. 6.00, 08/04, page 123 of 628
(initial value)
(initial value)

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8/38024f-ztatH8/38124H8/38024s

Table of Contents