Renesas M16C/64C User Manual page 842

Table of Contents

Advertisement

2.
Items revised or added in previous versions
REVISION HISTORY
Rev.
Date
Page
0.10
Oct 29, 2010
-
1.00
Feb 07, 2011
Overall
Overview
3
4
Clock Generator
92
97
Power Control
128
Interrupt
216
Timer A
256
Timer B
305
306, 307
Serial Interface UARTi
481
Multi-Master I
569
Flash Memory
674
Electrical Characteristics
VCC = 5 V
722, 723
732, 735,
737
734, 736,
738
VCC = 3 V
740, 741
M16C/64C Group User's Manual: Hardware
First Edition issued.
Changed terminologies are as follows:
• "oscillation/oscillator circuit" to "oscillator"
• "oscillator" to "a crystal/ceramic resonator"
• "oscillator manufacturer" to "manufacturer of crystal/ceramic resonator"
• "on-chip oscillator oscillation circuit" to "on-chip oscillator"
Table 1.2 Specifications for the 100-Pin Package (2/2): Changed the Description column of the
Current Consumption row.
Table 1.3 Product List (N-Version), Table 1.4 Product List (D-Version): Changed the development
status.
8.2.6 Peripheral Clock Stop Register 1 (PCLKSTP1): Deleted the description of fOCO-F and
fOCO40M.
8.3.2 PLL Clock: Modified the explanation of how to generate PLL clock from the main clock.
9.6.3 Stop Mode: Changed "before the WAIT instruction is executed" to "before entering stop
mode" in the last sentence of the third bullet.
14.10 Key Input Interrupt: Modified the explanation of the condition for the IR bit in the KUPIC
register to become 1.
17.2.3 Peripheral Clock Stop Register 1 (PCLKSTP1): Deleted the description of fOCO-F and
fOCO40M.
18.2.3 Peripheral Clock Stop Register 1 (PCLKSTP1): Deleted the description of fOCO-F and
fOCO40M.
18.2.4 Timer Bi Register (TBi) (i = 0 to 5), 18.2.5 Timer Bi-1 Register (TBi1) (i = 0 to 5):
Modified the Reset Value.
Figure 23.13 Receive Timing in UART Mode:
Modified "UiBRG count source" to "Clock divided by UiBRG".
2
C-bus Interface
Figure 25.15 Operation When Transmitted/Received a Slave Address or Data: Changed the
description of bits TRX, ADR0, and AAS in parenthesis for when a slave address is received.
Table 30.12 Modes after Executing Commands (in EW0 Mode): Changed the Mode after Executing
Command of the Clear status register.
Table 31.19 Electrical Characteristics (3), Table 31.20 Electrical Characteristics (4):
Added conditions when XIN is 6MHz to the Wait mode measuring condition.
In Switching Characteristics (Memory Expansion Mode and Microprocessor Mode),
Table 31.35, Table 31.36, Table 31.37:
• Deleted the th(BCLK-DB) row.
• Changed the formula of th(WR-DB) for minimum standard.
Figure 31.15, Figure 31.16, Figure 31.17:
Deleted the description of th(BCLK-DB), and changed the formula of th(WR-DB) in the Write
timing.
Table 31.39 Electrical Characteristics (2), Table 31.40 Electrical Characteristics (3):
Added conditions when XIN is 6MHz to the Wait mode measuring condition.
Description
Summary
C - 2

Advertisement

Table of Contents
loading

This manual is also suitable for:

M16c/60 seriesM16c series

Table of Contents