Figure 8-4: Tx Low Latency Buffered Mode: Use Models Tx_1A, Tx_2A - Xilinx Virtex-4 RocketIO User Manual

Multi-gigabit transceiver
Hide thumbs Also See for Virtex-4 RocketIO:
Table of Contents

Advertisement

Chapter 8: Low-Latency Design
Use Models TX_1A–TX_1D without Channel Deskew and TX_2A–TX_2D with
Channel Deskew, TXUSRCLK from TXUSRCLK2
Figure 8-4
10GBASE-R GearBox, and 64B/66B Scrambler.
TXDATA (2,4,8B)
202
shows the buffered-mode flow through the TX using the 10GBASE-R Encoder,
TX_CLOCK_DIVIDER
TXUSRCLK
÷2
÷4
TXUSRCLK2
TXUSRCLK2
TXUSRCLK
TXOUTCLK1/
TXOUTCLK2
8B/10B
Encode
10GBASE-R
TXCHARISK
Encode
(1)
ETC.
PCS
Note: (1) 64B/66B encoding/decoding is not supported.

Figure 8-4: TX Low Latency Buffered Mode: Use Models TX_1A, TX_2A

www.xilinx.com
TXCLK0_FORCE_PMACLK,
TX_CLOCK_DIVIDER
00
10
01
11
010
001
PCS
TXCLK
00
F
10
8x40 bit
Ring
T
Buffer
01
TXENC8B10BUSE,
TX_BUFFER_USE
TXENC64B66BUSE
011 000
1XX
PMA TXCLK0
PCS Dividers &
Clock Control
Phase Align
0001
0010
0000
10GBASE-R
Gearbox
(1)
64B/66B
1100
Scrambler
(1)
TXSCRAM64B66BUSE,
TXGEARBOX64B66BUSE,
TXDATA_SEL
ug076_ch8_04_071807
Virtex-4 RocketIO MGT User Guide
UG076 (v4.1) November 2, 2008
R
TXP
PISO
TXN
PMA

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Virtex-4 RocketIO and is the answer not in the manual?

Table of Contents