Register Map; Table 34 Dual Timer 1_1 Register Map And Reset Values - Wiznet W7500 Reference Manual

Internet offload processor
Hide thumbs Also See for W7500:
Table of Contents

Advertisement

19.13

Register map

The following Table 34 summarizes the Dual timer 1_1 registers.
Offset
Register
DUALTIMER1_1TimerLoad
0x00
0
reset value
DUALTIMER1_1TimerValue
0x04
reset value
1
DUALTIMER1_1TimerControl
0x08
reset value
DUALTIMER1_1TimerIntClr
0x0C
reset value
DUALTIMER1_1TimerRIS
0x10
reset value
DUALTIMER1_1TimerMIS
0x14
reset value
DUALTIMER1_1TimerBGLoad
0x18
0
reset value
W7500 Datasheet Version1.0.0

Table 34 Dual timer 1_1 register map and reset values

0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
TLR
0
0
0
0
0
0
0
0
0
0
0
0
TVR
1
1
1
1
1
1
1
1
1
1
1
1
0
BGL
0
0
0
0
0
0
0
0
0
0
0
0
비고
Timer1_1 Load Register
0
0
0
0
0
0
0
Timer1_1 Value Register
1
1
1
1
1
1
1
Timer1_1 Control Register
0
1
0
0
0
0
Timer1_1 Interrupt Clear
Register
Write only register
Timer1_1 Raw Interrupt Status
Register
0
Timer1_1 Masked Interrupt
Status Register
0
Timer1_1 Background Load
Register
0
0
0
0
0
0
0
403 / 512

Advertisement

Table of Contents
loading

Table of Contents